# nRF52832 **Engineering C** **Errata** v2.4 ### Contents | 1 | nRF52832 Engineering C Errata. | 4 | |---|----------------------------------------------------------------------------------------------------|----------| | 2 | Revision history. | 5 | | 3 | New and inherited anomalies. | 9 | | | 3.1 [12] COMP: Reference ladder is not correctly calibrated | 13 | | | 3.6 [51] I2S: Aligned stereo slave mode does not work | 14 | | | 3.7 [54] I2S: Wrong LRCK polarity in Aligned mode | 14<br>15 | | | 3.9 [58] SPIM: An additional byte is clocked out when RXD.MAXCNT = 1 | 15 | | | 3.10 [64] NFCT: Only full bytes can be received or transmitted, but supports 4-bit frame transmit. | 16 | | | 3.11 [66] TEMP: Linearity specification not met with default settings | 17 | | | 3.12 [67] NFCT, PPI: Some events cannot be used with the PPI | 18 | | | 3.13 [68] CLOCK: EVENTS_HFCLKSTARTED can be generated before HFCLK is stable | 19 | | | 3.14 [72] NFCT, PPI: TASKS_ACTIVATE cannot be used with the PPI | 19 | | | 3.15 [74] SAADC: Started events fires prematurely | | | | 3.16 [75] MWU: Increased current consumption | | | | 3.17 [76] LPCOMP: READY event is set sooner than it should | | | | 3.18 [77] CLOCK: RC oscillator is not calibrated when first started | | | | 3.19 [78] TIMER: High current consumption when using timer STOP task only | | | | 3.20 [79] NFCT: A false EVENTS_FIELDDETECTED event occurs after the field is lost | | | | 3.21 [81] GPIO: PIN_CNF is not retained when in debug interface mode | 23 | | | 3.22 [83] TWIS: STOPPED event occurs twice if the STOP task is triggered during a transaction | | | | 3.23 [84] COMP: ISOURCE not functional | | | | 3.25 [87] CPU: Unexpected wake from System ON Idle when using FPU | 25 | | | 3.26 [88] WDT: Increased current consumption when configured to pause in System ON idle | 25 | | | 3.27 [89] GPIOTE: Static 400 μA current while using GPIOTE | | | | 3.28 [91] RADIO: Radio performance using CSP package version | | | | 3.29 [97] GPIOTE: High current consumption in System ON Idle mode | | | | 3.30 [101] CLOCK: Sleep current increases after soft reset | | | | 3.31 [102] RADIO: PAYLOAD/END events delayed or not triggered after ADDRESS | 28 | | | 3.32 [106] RADIO: Higher CRC error rates for some access addresses | 29 | | | 3.33 [107] RADIO: Immediate address match for access addresses containing MSBs 0x00 | 29 | | | 3.34 [108] RAM: RAM content cannot be trusted upon waking up from System ON Idle or System | | | | OFF mode | 30 | | | 3.35 [109] DMA: DMA access transfers might be corrupted | 31 | | | 3.36 [113] COMP: Single-ended mode with external reference is not functional | 31 | | | 3.37 [132] CLOCK: The LFRC oscillator might not start | 32 | | | 3.38 [136] System: Bits in RESETREAS are set when they should not be | 32 | | | 3.39 [138] RADIO: Spurious emission on GPIO exceeds limits in radiated tests | 33 | | | 3.40 [141] NFCT: HFCLK not stopped when entering SENSE mode | 33 | | | 3.41 [143] RADIO: False CRC failures on specific addresses | 34 | | | 3.42 [146] CLOCK: LFRC frequency deviation | 35 | | | 3.43 [149] TWIM: First clock pulse after clock stretching may be too long or too short | 35 | | | 3.44 [150] SAADC: EVENT_STARTED does not fire | 36 | 4397\_543 v2.4 ii | 4 | Fixed anomalies. | 47 | |---|------------------------------------------------------------------------------------------------|----| | | 3.63 [252] SAADC: Unexpected behavior when TASKS_CALIBRATEOFFSET is used during sampling . | 45 | | | CRC calculation | 45 | | | 3.62 [245] RADIO: CRC is wrong when data whitening is enabled and address field is included in | | | | 3.61 [220] CPU: RAM is not ready when written | 44 | | | 3.60 [219] TWIM: I2C timing spec is violated at 400 kHz | 44 | | | 3.59 [218] NFCT: Frame delay timing is too short after SLP_REQ | 43 | | | 3.58 [213] WDT: WDT configuration is cleared when entering system OFF | 43 | | | with burst enabled | 42 | | | 3.57 [212] SAADC: Events are not generated when switching from scan mode to no-scan mode | | | | 3.56 [204] RADIO: Switching between TX and RX causes unwanted emissions | 42 | | | 3.55 [201] CLOCK: EVENTS_HFCLKSTARTED might be generated twice | 41 | | | 3.54 [196] I2S: PSEL acquires GPIOs regardless of ENABLE | 41 | | | 3.53 [194] I2S: STOP task does not switch off all resources | 40 | | | 3.52 [192] CLOCK: LFRC frequency offset after calibration | 40 | | | 3.51 [183] PWM: False SEQEND[0] and SEQEND[1] events | 39 | | | 3.50 [179] RTC: COMPARE event is generated twice from a single RTC compare match | 39 | | | 3.49 [178] SAADC: END event firing too early | 38 | | | 3.48 [176] System: Flash erase through CTRL-AP fails due to watchdog time-out | 38 | | | 3.47 [173] GPIO: Writes to LATCH register take several CPU cycles to take effect | 37 | | | 3.46 [156] GPIOTE: Some CLR tasks give unintentional behavior | 37 | | | 3.45 [155] GPIOTE: IN event may occur more than once on input edge | 36 | 4397\_543 v2.4 iii ### 1 nRF52832 Engineering C Errata This Errata document contains anomalies and configurations for the nRF52832 chip, revision Engineering C (CHAA-BAO, CIAA-BAO, QFAA-BBO). The document indicates which anomalies are fixed, inherited, or new compared to revision Engineering B. ### 2 Revision history See the following list for an overview of changes from previous versions of this document. | Version | Date | Change | | |-----------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | nRF52832<br>Engineering C<br>v2.4 | 09.02.2022 | Added: No. 252. "Unexpected behavior when TASKS_CALIBRATEOFFSET is used during sampling" | | | nRF52832<br>Engineering C<br>v2.3 | 09.11.2020 | Added: No. 245. "CRC is wrong when data whitening is enabled and address field is included in CRC calculation" | | | nRF52832<br>Engineering C<br>v2.2 | 10.07.2020 | Updated: No. 220. "RAM is not ready when written" | | | nRF52832<br>Engineering C<br>v2.1 | 03.12.2019 | <ul> <li>Updated: No. 196. "PSEL acquires GPIOs regardless of ENABLE"</li> <li>Added: No. 212. "Events are not generated when switching from scan mode to no-scan mode with burst enabled"</li> <li>Added: No. 218. "Frame delay timing is too short after SLP_REQ"</li> <li>Added: No. 220. "RAM is not ready when written"</li> </ul> | | | nRF52832<br>Engineering C<br>v2.0 | 12.09.2019 | <ul> <li>Updated: No. 141. "HFCLK not stopped when entering SENSE mode"</li> <li>Updated: No. 156. "Some CLR tasks give unintentional behavior"</li> <li>Added: No. 204. "Switching between TX and RX causes unwanted emissions"</li> <li>Added: No. 213. "WDT configuration is cleared when entering system OFF"</li> <li>Added: No. 219. "I2C timing spec is violated at 400 kHz"</li> </ul> | | | nRF52832<br>Engineering C<br>v1.9 | 23.03.2018 | <ul> <li>Updated: No. 89. "Static 400 μA current while using GPIOTE"</li> <li>Updated: No. 107. "Immediate address match for access addresses containing MSBs 0x00"</li> <li>Updated: No. 143. "False CRC failures on specific addresses"</li> <li>Added: No. 192. "LFRC frequency offset after calibration"</li> <li>Added: No. 194. "STOP task does not switch off all resources"</li> <li>Added: No. 196. "PSEL acquires GPIOs regardless of ENABLE"</li> <li>Added: No. 201. "EVENTS_HFCLKSTARTED might be generated twice"</li> </ul> | | | Version | Date | Change | |-----------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nRF52832<br>Engineering C<br>v1.8 | 13.11.2017 | <ul> <li>Added: No. 138. "Spurious emission on GPIO exceeds limits in radiated tests"</li> <li>Added: No. 173. "Writes to LATCH register take several CPU cycles to take effect"</li> <li>Added: No. 176. "Flash erase through CTRL-AP fails due to watchdog time-out"</li> <li>Added: No. 178. "END event firing too early"</li> <li>Added: No. 179. "COMPARE event is generated twice from a single RTC compare match"</li> <li>Added: No. 183. "False SEQEND[0] and SEQEND[1] events"</li> </ul> | | nRF52832<br>Engineering C<br>v1.7 | 12.07.2017 | <ul> <li>Updated: No. 12. "Reference ladder is not correctly calibrated"</li> <li>Updated: No. 66. "Linearity specification not met with default settings"</li> <li>Updated: No. 79. " A false EVENTS_FIELDDETECTED event occurs after the field is lost"</li> <li>Added: No. 102. "PAYLOAD/END events delayed or not triggered after ADDRESS"</li> <li>Added: No. 106. "Higher CRC error rates for some access addresses"</li> <li>Added: No. 107. "Immediate address match for access addresses containing MSBs 0x00"</li> <li>Added: No. 143. "False CRC failures on specific addresses"</li> <li>Added: No. 149. "First clock pulse after clock stretching may be too long or too short"</li> <li>Added: No. 155. "IN event may occur more than once on input edge"</li> <li>Added: No. 156. "Some CLR tasks give unintentional behavior"</li> </ul> | | nRF52832<br>Engineering C<br>v1.6 | 21.04.2017 | <ul> <li>Updated: No. 136. "Bits in RESETREAS are set when they should not be"</li> <li>Added: No. 146. "LFRC frequency deviation"</li> <li>Added: No. 150. "EVENT_STARTED does not fire"</li> </ul> | | nRF52832<br>Engineering C<br>v1.5 | 12.01.2017 | Updated the attachment of No. 109. "DMA access transfers might be corrupted" | | nRF52832<br>Engineering C<br>v1.4 | 16.12.2016 | <ul> <li>Added: No. 101. "Sleep current increases after soft reset"</li> <li>Added: No. 109. "DMA access transfers might be corrupted"</li> <li>Added: No. 113. "Single-ended mode with external reference is not functional"</li> <li>Added: No. 132. "The LFRC oscillator might not start"</li> <li>Added: No. 136. "Bits in RESETREAS are set when they should not be"</li> <li>Added: No. 141. "HFCLK not stopped when entering SENSE mode"</li> </ul> | | nRF52832<br>Engineering C<br>v1.3 | 28.09.2016 | Added: No. 108. "RAM content cannot be trusted upon waking up<br>from System ON Idle or System OFF mode" | | Version | Date | Change | |-----------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nRF52832<br>Engineering C<br>v1.2 | 05.07.2016 | <ul> <li>Added: No. 84. "ISOURCE not functional"</li> <li>Added: No. 86. "Triggering START task after offset calibration may write a sample to RAM"</li> <li>Added: No. 87. "Unexpected wake from System ON Idle when using FPU"</li> <li>Added: No. 88. "Increased current consumption when configured to pause in System ON idle"</li> <li>Added: No. 89. "Static 400 µA current while using GPIOTE"</li> <li>Added: No. 91. "Radio performance using CSP package version"</li> <li>Added: No. 97. "High current consumption in System ON Idle mode"</li> </ul> | | nRF52832<br>Engineering C<br>v1.1 | 17.02.2016 | <ul> <li>Deleted: No. 53. "Using SCB.AIRCR.VECTRESET may get the chip into an undefined state" (not relevant)</li> <li>Updated: No. 78. "High current consumption when using timer STOP task only"</li> <li>Added: No. 79. " A false EVENTS_FIELDDETECTED event occurs after the field is lost"</li> <li>Added: No. 81. "PIN_CNF is not retained when in debug interface mode"</li> <li>Added: No. 83. "STOPPED event occurs twice if the STOP task is triggered during a transaction"</li> </ul> | | Version | Date | Change | |-----------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nRF52832<br>Engineering C<br>v1.0 | 21.01.2016 | <ul> <li>Added: No. 12. "Reference ladder is not correctly calibrated"</li> <li>Added: No. 15. "RAM[x].POWERSET/CLR read as zero"</li> <li>Added: No. 20. "Register values are invalid"</li> <li>Added: No. 30. "STOP Task and STOPPED Event are not functional"</li> <li>Added: No. 31. "Calibration values are not correctly loaded from FICR at reset"</li> <li>Added: No. 36. "Some registers are not reset when expected"</li> <li>Added: No. 51. "Aligned stereo slave mode does not work"</li> <li>Added: No. 53. "Using SCB.AIRCR.VECTRESET may get the chip into an undefined state"</li> <li>Added: No. 54. "Wrong LRCK polarity in Aligned mode"</li> <li>Added: No. 55. "RXPTRUPD and TXPTRUPD events asserted after STOP"</li> <li>Added: No. 58. "An additional byte is clocked out when RXD.MAXCNT = 1"</li> <li>Added: No. 64. "Only full bytes can be received or transmitted, but supports 4-bit frame transmit"</li> <li>Added: No. 66. "Linearity specification not met with default settings"</li> <li>Added: No. 67. "Some events cannot be used with the PPI"</li> <li>Added: No. 68. "EVENTS_HFCLKSTARTED can be generated before HFCLK is stable"</li> <li>Added: No. 72. "TASKS_ACTIVATE cannot be used with the PPI"</li> <li>Added: No. 74. "Started events fires prematurely"</li> <li>Added: No. 75. "Increased current consumption"</li> <li>Added: No. 76. "READY event is set sooner than it should"</li> <li>Added: No. 78. "High current consumption when using timer STOP task only"</li> </ul> | ### 3 ### New and inherited anomalies The following anomalies are present in revision Engineering C of the nRF52832 chip. | ID | Module | Description | New in<br>Engineering<br>C | Inherited<br>from<br>Engineering<br>B | |----|-----------|-----------------------------------------------------------------------------------|----------------------------|---------------------------------------| | 12 | СОМР | Reference ladder is not correctly calibrated | | Χ | | 15 | POWER | RAM[x].POWERSET/CLR read as zero | | X | | 20 | RTC | Register values are invalid | | X | | 31 | CLOCK | Calibration values are not correctly loaded from FICR at reset | | Х | | 36 | CLOCK | Some registers are not reset when expected | | X | | 51 | 12S | Aligned stereo slave mode does not work | | X | | 54 | 12S | Wrong LRCK polarity in Aligned mode | | Χ | | 55 | I2S | RXPTRUPD and TXPTRUPD events asserted after STOP | | Х | | 58 | SPIM | An additional byte is clocked out when RXD.MAXCNT = 1 | | Х | | 64 | NFCT | Only full bytes can be received or transmitted, but supports 4-bit frame transmit | | Х | | 66 | TEMP | Linearity specification not met with default settings | Х | | | 67 | NFCT, PPI | Some events cannot be used with the PPI | | Х | | 68 | CLOCK | EVENTS_HFCLKSTARTED can be generated before HFCLK is stable | | Х | | 72 | NFCT, PPI | TASKS_ACTIVATE cannot be used with the PPI | | Х | | 74 | SAADC | Started events fires prematurely | | Х | | 75 | MWU | Increased current consumption | | Х | | 76 | LPCOMP | READY event is set sooner than it should | | Х | | 77 | CLOCK | RC oscillator is not calibrated when first started | | Х | | 78 | TIMER | High current consumption when using timer STOP task only | | Х | | 79 | NFCT | A false EVENTS_FIELDDETECTED event occurs after the field is lost | | Х | | 81 | GPIO | PIN_CNF is not retained when in debug interface mode | | Х | | 83 | TWIS | STOPPED event occurs twice if the STOP task is triggered during a transaction | | Х | | 84 | СОМР | ISOURCE not functional | | Х | | ID | Module | Description | New in<br>Engineering<br>C | Inherited<br>from<br>Engineering<br>B | |-----|--------|-------------------------------------------------------------------------------------|----------------------------|---------------------------------------| | 86 | SAADC | Triggering START task after offset calibration may write a sample to RAM | | Х | | 87 | CPU | Unexpected wake from System ON Idle when using FPU | | X | | 88 | WDT | Increased current consumption when configured to pause in System ON idle | | Х | | 89 | GPIOTE | Static 400 µA current while using GPIOTE | | X | | 91 | RADIO | Radio performance using CSP package version | X | | | 97 | GPIOTE | High current consumption in System ON Idle mode | | Х | | 101 | CLOCK | Sleep current increases after soft reset | | Х | | 102 | RADIO | PAYLOAD/END events delayed or not triggered after ADDRESS | | Х | | 106 | RADIO | Higher CRC error rates for some access addresses | Х | | | 107 | RADIO | Immediate address match for access addresses containing MSBs 0x00 | Х | | | 108 | RAM | RAM content cannot be trusted upon waking up from System ON Idle or System OFF mode | | Х | | 109 | DMA | DMA access transfers might be corrupted | X | | | 113 | СОМР | Single-ended mode with external reference is not functional | Х | | | 132 | CLOCK | The LFRC oscillator might not start | X | | | 136 | System | Bits in RESETREAS are set when they should not be | | X | | 138 | RADIO | Spurious emission on GPIO exceeds limits in radiated tests | X | | | 141 | NFCT | HFCLK not stopped when entering SENSE mode | X | | | 143 | RADIO | False CRC failures on specific addresses | X | | | 146 | CLOCK | LFRC frequency deviation | | X | | 149 | TWIM | First clock pulse after clock stretching may be too long or too short | Х | | | 150 | SAADC | EVENT_STARTED does not fire | X | | | 155 | GPIOTE | IN event may occur more than once on input edge | X | | | 156 | GPIOTE | Some CLR tasks give unintentional behavior | X | | | 173 | GPIO | Writes to LATCH register take several CPU cycles to take effect | Х | | | 176 | System | Flash erase through CTRL-AP fails due to watchdog time-<br>out | Х | | | 178 | SAADC | END event firing too early | Х | | | ID | Module | Description | New in<br>Engineering<br>C | Inherited<br>from<br>Engineering<br>B | |-----|--------|----------------------------------------------------------------------------------------------|----------------------------|---------------------------------------| | 179 | RTC | COMPARE event is generated twice from a single RTC compare match | X | | | 183 | PWM | False SEQEND[0] and SEQEND[1] events | Х | | | 192 | CLOCK | LFRC frequency offset after calibration | Х | | | 194 | I2S | STOP task does not switch off all resources | Х | | | 196 | I2S | PSEL acquires GPIOs regardless of ENABLE | Х | | | 201 | CLOCK | EVENTS_HFCLKSTARTED might be generated twice | Х | | | 204 | RADIO | Switching between TX and RX causes unwanted emissions | Х | | | 212 | SAADC | Events are not generated when switching from scan mode to no-scan mode with burst enabled | Х | | | 213 | WDT | WDT configuration is cleared when entering system OFF | | Х | | 218 | NFCT | Frame delay timing is too short after SLP_REQ | Х | | | 219 | TWIM | I2C timing spec is violated at 400 kHz | х | | | 220 | CPU | RAM is not ready when written | Х | | | 245 | RADIO | CRC is wrong when data whitening is enabled and address field is included in CRC calculation | | Х | | 252 | SAADC | Unexpected behavior when TASKS_CALIBRATEOFFSET is used during sampling | | Х | Table 1: New and inherited anomalies ## 3.1 [12] COMP: Reference ladder is not correctly calibrated This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** COMP does not compare correctly. #### **Conditions** Always. #### Consequences COMP module is unusable. Execute the following code before enabling the COMP module: ``` *(volatile uint32_t *)0x40013540 = (*(volatile uint32_t *)0x10000324 & 0x00001F00) >> 8; ``` This workaround is included in MDK version 8.12.0 and later. ### 3.2 [15] POWER: RAM[x].POWERSET/CLR read as zero This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** RAM[x].POWERSET and RAM[x].POWERCLR read as zero, even though the RAM is on. #### **Conditions** Always. #### Consequences Not possible to read the RAM state using RAM[x].POWERSET and RAM[x].POWERCLR registers. Write works as it should. #### Workaround Use RAM[x].POWER to read the state of the RAM. ### 3.3 [20] RTC: Register values are invalid This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### Symptoms RTC registers will not contain the correct/expected value if read. #### **Conditions** The RTC has been idle. #### Consequences RTC configuration cannot be determined by reading RTC registers. Execute the below code before you use RTC. ``` NRF_CLOCK->EVENTS_LFCLKSTARTED = 0; NRF_CLOCK->TASKS_LFCLKSTART = 1; while (NRF_CLOCK->EVENTS_LFCLKSTARTED == 0) {} NRF_RTC0->TASKS_STOP = 0; ``` ### 3.4 [31] CLOCK: Calibration values are not correctly loaded from FICR at reset This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** RCOSC32KICALLENGTH is initialized with the wrong FICR value. #### **Conditions** Always. #### Consequences RCOSC32KICALLENGTH default value is wrong. #### Workaround Execute the following code after reset: ``` *(volatile uint32_t *)0x4000053C = ((*(volatile uint32_t *)0x10000244) & 0x0000E000) >> 13; ``` This code is already present in the latest system\_nrf52.c file. ## 3.5 [36] CLOCK: Some registers are not reset when expected This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** After watchdog timeout reset, CPU lockup reset, soft reset, or pin reset, the following CLOCK peripheral registers are not reset: CLOCK->EVENTS\_DONE - CLOCK->EVENTS\_CTTO - CLOCK->CTIV #### **Conditions** After watchdog timeout reset, CPU Lockup reset, soft reset, and pin reset. #### Consequences Register reset values might be incorrect. It may cause undesired interrupts in case of enabling interrupts without clearing the DONE or CTTO events. #### Workaround Clear affected registers after reset. This workaround has already been added into system\_nrf52.c file. This workaround has already been added into system\_nrf52840.c file present in MDK 8.11.0 or later. ### 3.6 [51] I2S: Aligned stereo slave mode does not work This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Sample values for the left channel are transmitted twice (for both channels within a frame), sample values for the right channel are lost. #### **Conditions** CONFIG.MODE = SLAVE, CONFIG.CHANNELS = STEREO, CONFIG.FORMAT = ALIGNED. #### Consequences Aligned format cannot be used for stereo transmission in Slave mode. #### Workaround None. ### 3.7 [54] I2S: Wrong LRCK polarity in Aligned mode This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** In Aligned mode, left and right samples are swapped. #### **Conditions** CONFIG.FORMAT = ALIGNED #### Consequences Left and right audio channels are swapped. #### Workaround Swap left and right samples in memory. ### 3.8 [55] I2S: RXPTRUPD and TXPTRUPD events asserted after STOP This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The RXPTRUPD event is generated when the STOP task is triggered, even though reception (RX) is disabled. Similarly, the TXPTRUPD event is generated when the STOP task is triggered, even though transmission (TX) is disabled. #### **Conditions** A previous transfer has been performed with RX/TX enabled, respectively. #### Consequences The indication that RXTXD.MAXCNT words were received/transmitted is false. #### Workaround Ignore the RXPTRUPD and TXPTRUPD events after triggering the STOP task. Clear these events before starting the next transfer. ### 3.9 [58] SPIM: An additional byte is clocked out when RXD.MAXCNT = 1 This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** SPIM clocks out additional byte. #### **Conditions** RXD.MAXCNT = 1 TXD.MAXCNT <= 1 #### Consequences Additional byte is redundant. Use the SPI module (deprecated but still available) or use the following workaround with SPIM: ``` * @brief Work-around for transmitting 1 byte with SPIM. * @param spim: The SPIM instance that is in use. * Oparam ppi channel: An unused PPI channel that will be used by the workaround. * @param gpiote_channel: An unused GPIOTE channel that will be used by the workaround. * @warning Must not be used when transmitting multiple bytes. * @warning After this workaround is used, the user must reset the PPI channel and the GPIOTE channel before attempting to transmit multiple bytes. void setup_workaround_for_ftpan_58(NRF_SPIM_Type * spim, uint32_t ppi_channel, uint32_t gpiote channel) // Create an event when SCK toggles. NRF GPIOTE->CONFIG[gpiote channel] = ( GPIOTE CONFIG MODE Event << GPIOTE CONFIG MODE Pos ) | ( spim->PSEL.SCK << GPIOTE CONFIG PSEL Pos ) | ( GPIOTE CONFIG POLARITY Toggle << GPIOTE CONFIG POLARITY Pos ); // Stop the spim instance when SCK toggles. NRF_PPI->CH[ppi_channel].EEP = (uint32_t)&NRF_GPIOTE->EVENTS_IN[gpiote_channel]; NRF PPI->CH[ppi channel].TEP = (uint32 t)&spim->TASKS STOP; NRF PPI->CHENSET = 1U << ppi channel; // The spim instance cannot be stopped mid-byte, so it will finish \ensuremath{//} transmitting the first byte and then stop. Effectively ensuring // that only 1 byte is transmitted. ``` ## 3.10 [64] NFCT: Only full bytes can be received or transmitted, but supports 4-bit frame transmit This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Data bits are not transmitted, or appear to not be received, if the Frame length is not a multiple of 8 bits (i.e. Frame includes data bits). #### **Conditions** Frame length is not a multiple of 8 bits (bytes only). Exception: 4-bit frame transmit supported. #### Consequences Partial bytes cannot be transferred: - TXD.AMOUNT.TXDATABITS must be 0 - RXD.AMOUNT.RXDATABITS must be 0 #### Workaround None ## 3.11 [66] TEMP: Linearity specification not met with default settings This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. #### **Symptoms** TEMP module provides non-linear temperature readings over the specified temperature range. #### **Conditions** Always. #### Consequences TEMP module returns out of spec temperature readings. Execute the following code after reset: ``` NRF TEMP->A0 = NRF FICR->TEMP.A0; NRF_TEMP->A1 = NRF_FICR->TEMP.A1; NRF TEMP->A2 = NRF FICR->TEMP.A2; NRF TEMP->A3 = NRF FICR->TEMP.A3; NRF_TEMP->A4 = NRF_FICR->TEMP.A4; NRF_TEMP->A5 = NRF_FICR->TEMP.A5; NRF TEMP->B0 = NRF FICR->TEMP.B0; NRF TEMP->B1 = NRF FICR->TEMP.B1; NRF TEMP->B2 = NRF FICR->TEMP.B2; NRF TEMP->B3 = NRF FICR->TEMP.B3; NRF_TEMP->B4 = NRF_FICR->TEMP.B4; NRF TEMP->B5 = NRF FICR->TEMP.B5; NRF TEMP->T0 = NRF FICR->TEMP.T0; NRF_TEMP->T1 = NRF_FICR->TEMP.T1; NRF TEMP->T2 = NRF FICR->TEMP.T2; NRF TEMP->T3 = NRF FICR->TEMP.T3; NRF_TEMP->T4 = NRF_FICR->TEMP.T4; ``` This code is already present in the latest system\_nrf52.c file and in the system\_nrf52840.c file released in MDK 8.12.0. ### 3.12 [67] NFCT, PPI: Some events cannot be used with the PPI This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The following NFCT events do not trigger tasks when used with the PPI: - EVENTS\_AUTOCOLRESSTARTED - EVENTS COLLISION - EVENTS\_SELECTED - EVENTS\_STARTED #### **Conditions** PPI is used to trigger peripheral tasks using the NFCT events. #### Consequences The PPI cannot be used to trigger tasks using the following NFCT events: - EVENTS\_AUTOCOLRESSTARTED - EVENTS\_COLLISION - EVENTS SELECTED - EVENTS\_STARTED NORDIC\* The EVENTS\_AUTOCOLRESSTARTED cannot be used with the PPI. Subtract an offset of 0x04 while configuring the PPI event end points for the following NFCT events: - EVENTS COLLISION - EVENTS SELECTED - EVENTS\_STARTED #### Examples: ``` NRF_PPI->CH[x].EEP = ((uint32_t) &NRF_NFCT->EVENTS_COLLISION) - 0x04; NRF_PPI->CH[x].EEP = ((uint32_t) &NRF_NFCT->EVENTS_SELECTED) - 0x04; NRF_PPI->CH[x].EEP = ((uint32_t) &NRF_NFCT->EVENTS_STARTED) - 0x04; ``` ## 3.13 [68] CLOCK: EVENTS\_HFCLKSTARTED can be generated before HFCLK is stable This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** EVENTS\_HFCLKSTARTED may come before HFXO is started. #### **Conditions** When using a 32 MHz crystal with start-up longer than 400 μs. #### Consequences Performance of radio and peripheral requiring HFXO will be degraded until the crystal is stable. #### Workaround 32 MHz crystal oscillator startup time must be verified by the user. If the worst-case startup time is shorter than 400 $\mu$ s, no workaround is required. If the startup time can be longer than 400 $\mu$ s, the software must ensure, using a timer, that the crystal has had enough time to start up before using peripherals that require the HFXO. The Radio requires the HFXO to be stable before use. The ADC, TIMERs, and TEMP sensor for example can use the HFXO as a reference for improved accuracy. ### 3.14 [72] NFCT, PPI: TASKS\_ACTIVATE cannot be used with the PPI This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The NFCT peripheral does not get activated when the PPI is configured to trigger TASKS\_ACTIVATE on any event. #### **Conditions** **Always** #### Consequences The TASKS\_ACTIVATE cannot be used with the PPI. #### Workaround None ### 3.15 [74] SAADC: Started events fires prematurely This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** False EVENTS\_STARTED #### **Conditions** TACQ $\leq$ 5 $\mu$ s #### Consequences The EVENTS\_STARTED can come when not expected #### Workaround The module must be fully configured before it is enabled, and the TACQ configuration must be the last configuration set before ENABLE. ### 3.16 [75] MWU: Increased current consumption This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Increased current consumption in System ON IDLE. #### **Conditions** When MWU is enabled. #### Consequences Increased current consumption in System ON IDLE. #### Workaround Do not use MWU or disable MWU before WFE/WFI, enable it on IRQ. ### 3.17 [76] LPCOMP: READY event is set sooner than it should This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** May receive unexpected events and wakeups from LPCOMP. #### **Conditions** LPCOMP is configured to send an event or to wake up the chip. LPCOMP.TASKS\_START task is set and LPCOMP.EVENTS READY event has been received. #### Consequences Unpredictable system behavior caused by falsely triggered events and wakeups. #### Workaround Use the following configuration sequence. - 1. Configure the LPCOMP to send an event or wake up the chip, but do not enable any PPI channels or IRQ to be triggered from the LPCOMP events. - 2. Trigger the LPCOMP.TASKS\_START task and wait for the LPCOMP.EVENTS\_READY event. - 3. After receiving the LPCOMP.EVENTS\_READY event wait for 115 $\mu s$ . - **4.** After 115 $\mu$ s, clear the LPCOMP.EVENTS\_DOWN, LPCOMP.EVENTS\_UP, and LPCOMP.EVENTS\_CROSS events. LPCOMP is now ready to be used. ### 3.18 [77] CLOCK: RC oscillator is not calibrated when first started This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The LFCLK RC oscillator frequency can have a frequency error of up to -25 to +40% after reset. A $\pm$ -2% error is stated in the Product Specification. #### **Conditions** Always. #### Consequences The LFCLK RC oscillator frequency is inaccurate. #### Workaround Calibrate the LFCLK RC oscillator before its first use after a reset. ## 3.19 [78] TIMER: High current consumption when using timer STOP task only This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Increased current consumption when the timer has been running and the STOP task is used to stop it. #### **Conditions** The timer has been running (after triggering a START task) and then it is stopped using a STOP task only. #### Consequences Increased current consumption. #### Workaround Use the SHUTDOWN task after the STOP task or instead of the STOP task. ### 3.20 [79] NFCT: A false EVENTS\_FIELDDETECTED event occurs after the field is lost This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** A false EVENTS\_FIELDDETECTED event occurs. #### **Conditions** The task TASK\_SENSE is triggered within 270 µs of the event EVENTS\_FIELDLOST. #### Consequences EVENTS\_FIELDDETECTED will occur after a field is lost. (SHORT between eventfieldlost and taskSense should not be used since a false fieldDetected event will occur from using the task.) #### Workaround - Wait 170 µs after an EVENTS\_FIELDLOST event before triggering TASK\_SENSE for temperatures ≥ 0°C. - Wait 270 μs after an EVENTS\_FIELDLOST event before triggering TASK\_SENSE for temperatures < 0°C. **Important:** This anomaly was changed compared to the original publication. ### 3.21 [81] GPIO: PIN\_CNF is not retained when in debug interface mode This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** GPIO pin configuration is reset on wakeup from System OFF. #### **Conditions** The system is in debug interface mode. #### Consequences GPIO state unreliable until PIN\_CNF is reconfigured. ### 3.22 [83] TWIS: STOPPED event occurs twice if the STOP task is triggered during a transaction This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### Symptoms STOPPED event is set after clearing it. #### **Conditions** The STOP task is triggered during a transaction. #### Consequences STOPPED event occurs twice: When the STOP task is fired and when the master issues a stop condition on the bus. This could provoke an extra interrupt or a failure in the TWIS driver. The last STOPPED event must be accounted for in software. ### 3.23 [84] COMP: ISOURCE not functional This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The programmable current source (ISOURCE) has too high variation. Variance over temp is >20 times specified nominal value #### **Conditions** Always. #### Consequences Inaccurate current source. #### Workaround None. ## 3.24 [86] SAADC: Triggering START task after offset calibration may write a sample to RAM This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### Symptoms The first sample in the result buffer is incorrect, and will be present although the SAMPLE task has never been issued. #### **Conditions** The START task is triggered after performing calibration (through the CALIBRATEOFFSET task). #### Consequences Incorrect sample data in the result buffer. #### Workaround Calibration should follow the pattern STOP -> STOPPED -> CALIBRATEOFFSET -> CALIBRATEDONE -> STOP -> STOPPED -> START. ### 3.25 [87] CPU: Unexpected wake from System ON Idle when using FPU This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The CPU is unexpectedly awoken from System ON Idle. #### **Conditions** The FPU has been used. #### Consequences The CPU is awoken from System ON Idle. #### Workaround The FPU can generate pending interrupts just like other peripherals, but unlike other peripherals there are no INTENSET, INTENCLR registers for enabling or disabling interrupts at the peripheral level. In order to prevent unexpected wake-up from System ON Idle, add this code before entering sleep: ``` #if (__FPU_USED == 1) _set_FPSCR(_get_FPSCR() & ~(0x0000009F)); (void) __get_FPSCR(); NVIC_ClearPendingIRQ(FPU_IRQn); #endif __WFE(); ``` ## 3.26 [88] WDT: Increased current consumption when configured to pause in System ON idle This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Using the mode where watchdog is paused in CPU Idle, the current consumption jumps from 3 $\mu$ A to 400 $\mu$ A. #### **Conditions** When we enable WDT with the CONFIG option to pause when CPU sleeps: ``` NRF_WDT->CONFIG = (WDT_CONFIG_SLEEP_Pause<<WDT_CONFIG_SLEEP_Pos);</pre> ``` #### Consequences Reduced battery life. #### Workaround Do not enter System ON IDLE within 125 µs after reloading the watchdog. ### 3.27 [89] GPIOTE: Static 400 µA current while using GPIOTE This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Static current consumption between 400 $\mu A$ and 450 $\mu A$ when using SPIM or TWIM in combination with GPIOTE. #### **Conditions** - · GPIOTE is configured in event mode - TWIM/SPIM utilizes EasyDMA #### Consequences Current consumption higher than specified. #### Workaround Turn the TWIM/SPIM off and back on after it has been disabled. To do so, write 0 followed by 1 to the POWER register (address 0xFFC) of the TWIM/SPIM that must be disabled: If TWIM0 or SPIM0 is used: ``` *(volatile uint32_t *)0x40003FFC = 0; *(volatile uint32_t *)0x40003FFC; *(volatile uint32_t *)0x40003FFC = 1; ``` • If TWIM1 or SPIM1 is used: ``` *(volatile uint32_t *)0x40004FFC = 0; *(volatile uint32_t *)0x40004FFC; *(volatile uint32_t *)0x40004FFC = 1; ``` • If SPIM2 is used: ``` *(volatile uint32_t *)0x40023FFC = 0; *(volatile uint32_t *)0x40023FFC; *(volatile uint32_t *)0x40023FFC = 1; ``` Reconfiguration of TWIM/SPIM is required before next usage. ### 3.28 [91] RADIO: Radio performance using CSP package version This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO. #### **Symptoms** WLCSP package has reduced receiver sensitivity compared to QFN packages in LDO and DCDC regulator modes. #### **Conditions** - Average Sensitivity over all channels degraded in LDO mode by 2 dB. - Average Sensitivity over all channels degraded in DCDC mode by 4 dB. #### Consequences Reduced receiver sensitivity. #### Workaround None. ### 3.29 [97] GPIOTE: High current consumption in System ON Idle mode This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** High current consumption (<20 μA) in System ON Idle mode. #### **Conditions** GPIOTE used with one or more channels in input mode. #### Consequences Higher current consumption. #### Workaround Use Port event to detect transitions on inputs instead of GPIOTE input mode. ### 3.30 [101] CLOCK: Sleep current increases after soft reset This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** Sleep current with LFXO active is 0.5 µA higher than expected. #### **Conditions** Low frequency crystal oscillator is active, due to use of RTC or WDT, and a soft-reset is issued or a CPU lock-up reset occurs. #### Consequences Increased sleep current. #### Workaround None. ## 3.31 [102] RADIO: PAYLOAD/END events delayed or not triggered after ADDRESS This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** After the ADDRESS event, the PAYLOAD/END events might not trigger until another packet is received with the same access address. The frequency at which this occurs is low (<0.1% of packets). #### **Conditions** BLE and Nordic proprietary radio mode. Radio receive mode. #### Consequences The radio remains in receive mode until the next packet is received. Both packets are lost. #### Workaround Use one of the following workarounds: - Use SoftDevice s132\_nrf52\_4.0.2 or later and the ESB and Gazell libraries of SDK v14.0.0 or later. These implementations prevent the radio from remaining in receive mode when a packet is not received. - Apply the following code before triggering the RXEN task: ``` *(volatile uint32_t *) 0x40001774 = ((*(volatile uint32_t *) 0x40001774) & 0xfffffffe) | 0x01000000; ``` This code will reduce sensitivity with 3 dB. ### 3.32 [106] RADIO: Higher CRC error rates for some access addresses This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Payload in RX is corrupted. #### **Conditions** BLE and Nordic proprietary radio mode. 4 and 5 byte addresses. 1 in 1600 (<0.07%) randomly generated BLE addresses and 1 in 1200 (<0.09%) randomly generated proprietary addresses are affected. #### Consequences The radio reports up to 30% CRC error rate for packets being received when affected access addresses are used. For BLE, new access addresses are generated on each connection so the symptom is rare and not persistent. #### Workaround Use one of the following workarounds: • Use SoftDevice s132\_nrf52\_4.0.2 or later and the ESB and Gazell libraries of SDK v14.0.0 or later to avoid higher CRC error rate. The S132 SoftDevice detects when affected access addresses are being used in a connection and applies the following workaround resulting in 3 dB reduced sensitivity for approximately 0.1% of connections. The ESB and Gazell libraries apply the following workaround for all addresses. Apply the following code before triggering the RXEN task: ``` *(volatile uint32_t *) 0x40001774 = ((*(volatile uint32_t *) 0x40001774) & 0xfffffffe) | 0x01000000; ``` This code will reduce sensitivity with 3 dB. ## 3.33 [107] RADIO: Immediate address match for access addresses containing MSBs 0x00 This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Loss of connection. #### **Conditions** 1 Mbit/s and 2 Mbit/s Nordic proprietary radio mode and Bluetooth Low Energy radio mode using 4 and 5 byte addresses with certain combinations of 0 in the access address. BLE addresses are not affected. #### Consequences 100% packet error rate. #### Workaround Either use the ESB and Gazell libraries of SDK v14.0.0 or later, or avoid using access addresses in the following pattern (where X is don't care): ``` ADDRLEN=5 BASE1 = 0x0000XXXX, PREFIX0 = 0xXX00XXXX BASE1 = 0 \times 00000 \times \times \times \times, PREFIXO = 0 \times 000 \times \times \times \times \times BASE1 = 0x0000XXXX, PREFIX1 = 0xXXXXX00XX BASE1 = 0 \times 00000 \times \times \times \times, PREFIX1 = 0 \times 000 \times \times \times \times \times ADDRLEN=4 BASE0 = 0x00XXXXXX, PREFIX0 = 0xXXXXXXX00 BASE1 = 0 \times 00 \times 00 \times 00 \times 00 \times 00 \times 00 = 0 \times 00 BASE1 = 0 \times 000 \times 000 \times 000 = 0 BASE1 = 0x00XXXXXX, PREFIX1 = 0xXXXXXXX00 BASE1 = 0 \times 000 ``` ## 3.34 [108] RAM: RAM content cannot be trusted upon waking up from System ON Idle or System OFF mode This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** RAM not correctly retained. #### **Conditions** System ON Idle mode or System OFF is used with parts or all RAM retained. #### Consequences RAM not correctly retained. Apply the following code after any reset: ``` *(volatile uint32_t *)0x40000EE4 = (*(volatile uint32_t *)0x10000258 & 0x0000004F); ``` This workaround is implemented in MDK version 8.9.0 and newer version. This workaround increases the I\_RAM current per 4 KB section from 20nA to 30nA. ### 3.35 [109] DMA: DMA access transfers might be corrupted This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** The first byte sent out by the peripheral is sometimes wrong. #### **Conditions** System enters IDLE and stops the 64 MHz clock at the same time as the peripheral that is using DMA is started. This problem affects the peripherals PWM, SPIS, SPIM, TWIS, UARTE, and TWIM. #### Consequences Wrong data sent to external device. #### Workaround Workarounds will be incorporated into SDK v13.0.0. See the following document for a description of the workarounds: nRF52832 Errata Attachment Anomaly 109 Addendum ### 3.36 [113] COMP: Single-ended mode with external reference is not functional This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** COMP output is not correct. #### **Conditions** COMP is used in single-ended mode with external reference. #### Consequences COMP cannot be used in this mode. None. ### 3.37 [132] CLOCK: The LFRC oscillator might not start This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** The LFRC oscillator does not start and the LFCLKSTARTED event is not triggered. #### **Conditions** The LFRC oscillator is started in the window [66 μs, 138 μs] after the LFRC oscillator has stopped. #### Consequences The LFRC oscillator might become non-functional until it is reset. #### Workaround Delay starting the LFRC oscillator if it was last stopped [66 $\mu$ s, 138 $\mu$ s] ago. ### 3.38 [136] System: Bits in RESETREAS are set when they should not be This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** After pin reset, RESETREAS bits other than RESETPIN might also be set. #### **Conditions** A pin reset has triggered. #### Consequences If the firmware evaluates RESETREAS, it might take the wrong action. #### Workaround When RESETREAS shows a pin reset (RESETPIN), ignore other reset reason bits. **Important:** RESETREAS bits must be cleared between resets. #### Apply the following code after any reset: ``` if (NRF_POWER->RESETREAS & POWER_RESETREAS_RESETPIN_Msk) { NRF_POWER->RESETREAS = ~POWER_RESETREAS_RESETPIN_Msk; } ``` This workaround is implemented in MDK version 8.13.0 and later. ### 3.39 [138] RADIO: Spurious emission on GPIO exceeds limits in radiated tests This anomaly applies to IC Rev. Engineering C, build codes QFAA-BBO. #### **Symptoms** Spurious emission in RX mode can exceed ETSI limits. #### **Conditions** Using the Nordic Development Kit or a product built from reference schematic using GPIO P0.25 and P0.26. #### Consequences Product does not conform to ETSI requirements. #### Workaround Use the updated reference schematics and reference layout, version 1.1 or later, available from Reference layout nRF52832. ### 3.40 [141] NFCT: HFCLK not stopped when entering SENSE mode This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Higher current consumption than specified in SENSE mode. #### **Conditions** Going from active mode to SENSE mode. #### Consequences Higher current consumption in SENSE mode than specified. Power cycle the NFCT executing the following code: ``` *(volatile uint32_t *)0x40005FFC = 0; *(volatile uint32_t *)0x40005FFC = 1; ``` Then issue the SENSE task to enter SENSE mode. ### 3.41 [143] RADIO: False CRC failures on specific addresses This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** 100% CRC failure rate even if the payload is received correctly. #### **Conditions** 1 Mbit/s and 2 Mbit/s Nordic proprietary radio mode and Bluetooth Low Energy. CRCCNF. SKIPADDR = 0. CRC calculation includes the address field. Logical address 0 and logical address 1 to 7 have the same BASE address MSBs configured. ``` ADDRLEN=5 BASE0 = 0xAAAAXXXX BASE1 = 0xAAAAXXXX ADDRLENLEN=4 BASE0 = 0xAAXXXXXX BASE1 = 0xAAXXXXXX ``` AND logical address 0 and one of the logical addresses 1 to 7 have the same PREFIX value configured. The issue is present regardless of which logical address is enabled in RXADDRESSES. #### Consequences If receiving on logical address 0, the address is reconstructed incorrectly for CRC calculation, resulting in CRCSTATUS.CRCError being returned. However, the received payload bytes are correct. Packet error rate 100 percent. RXMATCH shows the wrong logical address. #### Workaround Use one of the following workarounds: • Use the ESB and Gazell libraries of SDK v14.0.0 or later. This implementation applies the following workaround. Set bit 16 in RXADDRESSES to 1. • Apply the following code before triggering the RXEN task: ``` *(volatile uint32_t *) 0x40001774 = ((*(volatile uint32_t *) 0x40001774) & 0xfffffffe) | 0x010000000; ``` This code will reduce sensitivity with 3 dB. ### 3.42 [146] CLOCK: LFRC frequency deviation This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The frequency tolerance (fTOL\_CAL\_LFRC) of the LFRC oscillator is exceeding 250 ppm. #### **Conditions** Always. #### Consequences Timers using LFRC are not as precise as described in the specification. #### Workaround Account for a frequency tolerance of 500 ppm when using the LFRC oscillator. ## 3.43 [149] TWIM: First clock pulse after clock stretching may be too long or too short This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### Symptoms When the TWI slave exits a clock stretching state, the first clock pulse from the master is too long or too short. The following deviations from the normal clock pulse length can occur: #### 400 kHz Minimum: 0.7 μsMaximum: 3.0 μs #### 100 kHz Minimum: 0.7 μsMaximum: 11.0 μs #### **Conditions** TWI slave uses clock stretching. #### Consequences The slave may give an error condition due to a too long or too short clock pulse or the pulse may be lost. This depends on the slave clock stretching behavior. #### Workaround None. ### 3.44 [150] SAADC: EVENT\_STARTED does not fire This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** EVENT\_STARTED does not fire. #### **Conditions** ADC started (TASKS\_START) with PPI task. Any channel configured to TACQ $\leq$ 5 $\mu$ s. #### Consequences ADC cannot be started (TASKS\_START) with PPI if TACQ <= $5 \mu s$ . #### Workaround Use TAQC > 5 $\mu$ s when starting ADC from PPI. ## 3.45 [155] GPIOTE: IN event may occur more than once on input edge This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** IN event occurs more than once on an input edge. #### **Conditions** Input signal edges are closer together than 1.3 $\mu$ s or >= 750 kHz for a periodic signal. #### Consequences Tasks connected through PPI or SHORTS to this event might be triggered twice. #### Workaround Apply the following code when any GPIOTE channel is configured to generate an IN event on edges that can occur within 1.3 µs of each other: ``` *(volatile uint32_t *)(NRF_GPIOTE_BASE + 0x600 + (4 * GPIOTE_CH_USED)) = 1; ``` **Important:** A clock is kept on by the workaround and must be reverted to avoid higher current consumption when GPIOTE is not in use, using the following code: ``` *(volatile uint32_t *)(NRF_GPIOTE_BASE + 0x600 + (4 * GPIOTE_CH_USED)) = 0; ``` ### 3.46 [156] GPIOTE: Some CLR tasks give unintentional behavior This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** One of the following symptoms may occur: - · Current consumption is high when entering IDLE. - Latency for detection changes on inputs connected to GPIOTE channels is becoming longer than expected. #### **Conditions** The following tasks are in use: | Address | GPIOTE task | |---------|--------------| | 0x060 | TASKS_CLR[0] | | 0x068 | TASKS_CLR[2] | | 0x070 | TASKS_CLR[4] | | 0x078 | TASKS_CLR[6] | #### Consequences Experiencing high current consumption during System ON Idle, or too long time from external event to internal triggering of PPI event and/or IRQ from GPIOTE. #### Workaround Instead of using TASKS\_CLR[n], set CONFIG[n].POLARITY to HiToLo and trigger TASKS\_OUT[n], with n = 0, 2, 4, 6. ## 3.47 [173] GPIO: Writes to LATCH register take several CPU cycles to take effect This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** A bit in the LATCH register reads '1' even after clearing it by writing '1'. #### **Conditions** Reading the LATCH register right after writing to it. #### Consequences Old value of the LATCH register is read. #### Workaround Have at least 3 CPU cycles of delay between the write and the subsequent read to the LATCH register. This can be achieved by having 3 dummy reads to the LATCH register. ## 3.48 [176] System: Flash erase through CTRL-AP fails due to watchdog time-out This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Full flash erase through CTRL-AP is not successful. #### **Conditions** WDT is enabled. #### Consequences Flash is not erased. If the device has a WDT time-out less than 1 ms and is readback-protected through UICR.APPROTECT, there is a risk of permanently preventing the erasing of the flash. #### Workaround Try again. ### 3.49 [178] SAADC: END event firing too early This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** False END events. #### **Conditions** Offset calibration is run with TACQ < 10 $\mu$ s before sampling is started. #### Consequences The END event can occur earlier than expected. Data is not ready. Apply one of the following workarounds: - Run offset calibration with TACQ >=10 μs. - Apply STOP task after calibration, before sampling. CALIBRATEOFFSET -> CALIBRATEDONE -> STOP -> STOPPED -> START. ### 3.50 [179] RTC: COMPARE event is generated twice from a single RTC compare match This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Tasks connected to RTC COMPARE event through PPI are triggered twice per compare match. #### **Conditions** RTC registers are being accessed by CPU while RTC is running. #### Consequences Tasks connected to RTC COMPARE event through PPI are triggered more often than expected. #### Workaround Do not access the RTC registers, including the COMPARE event register, from CPU while waiting for the RTC COMPARE event. Note that CPU interrupt from this event can still be enabled. ### 3.51 [183] PWM: False SEQEND[0] and SEQEND[1] events This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** False SEQEND[0] and SEQEND[1] events are being generated. #### **Conditions** Any of the LOOPSDONE\_SEQSTARTn shortcuts are enabled. LOOP register is non-zero and sequence 1 is one value long. #### Consequences SEQEND[0] and SEQEND[1] events might falsely trigger other tasks if these are routed through the PPI. #### Workaround Avoid using the LOOPSDONE\_SEQSTARTn shortcuts, when LOOP register is non-zero and sequence 1 is one value long. ### 3.52 [192] CLOCK: LFRC frequency offset after calibration This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** LFRC oscillator frequency is wrong after calibration, exceeding 500 ppm. #### **Conditions** On some devices, when entering System ON Idle while calibration is ongoing. #### Consequences After calibration, LFRC has a frequency offset that is outside specification. #### Workaround Apply the following code before starting the RCOSC32K calibration: ``` *(volatile uint32_t *)0x40000C34 = 0x00000002; ``` Apply the following code after the RCOSC32K calibration is finished: ``` *(volatile uint32_t *)0x40000C34 = 0x00000000; ``` This workaround is included in SDK v15.0.0 and SoftDevices S140, S132, and S112 v6.0.0. ## 3.53 [194] I2S: STOP task does not switch off all resources This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Current consumption too high (~900 μA) after using the STOP task. #### **Conditions** 12S was running and was stopped by triggering the STOP task. #### Consequences Current consumption higher than specified. Apply the following code after the STOP task: ``` *((volatile uint32_t *)0x40025038) = 1; *((volatile uint32_t *)0x4002503C) = 1; ``` ### 3.54 [196] I2S: PSEL acquires GPIOs regardless of ENABLE This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** I2S controls GPIO even when I2S is not enabled. #### **Conditions** When using I2S->PSEL to configure GPIO. #### Consequences GPIO selected for I2S cannot be used for any other peripheral and will be configured as input. #### Workaround Do not rely on the pins selected in I2S->PSEL registers being free when I2S->ENABLE is set to DISABLE. Only set the CONNECT bit in the I2S->PSEL registers to CONNECTED immediately before enabling I2S. When disabling I2S, set the CONNECT bit in the I2S->PSEL registers to DISCONNECTED. ### 3.55 [201] CLOCK: EVENTS\_HFCLKSTARTED might be generated twice This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. #### **Symptoms** EVENTS\_HFCLKSTARTED might occur twice, and HFCLKSTAT might be wrong. #### **Conditions** When running HFCLK with crystal. #### Consequences HFCLKSTAT might be wrong when reading it after HFCLK is started. #### Workaround Disregard HFCLKSTAT and EVENT\_HFCLKSTARTED after first EVENT\_HFCLKSTARTED. This workaround is included in nRF5 SDK v15.0.0 and SoftDevices S140, S132, and S112 v6.0.0. ### 3.56 [204] RADIO: Switching between TX and RX causes unwanted emissions This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Unwanted emissions are experienced when switching from TX to RX. #### **Conditions** Switching from TX to RX without using DISABLE. #### Consequences Unwanted emissions occur on the channel used for RX. #### Workaround Always use DISABLE when switching from TX to RX. # 3.57 [212] SAADC: Events are not generated when switching from scan mode to no-scan mode with burst enabled This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** SAADC stops working. #### **Conditions** Any of the following: - Switching from multiple channels to single channel when BURST is disabled and acquisition time < 10 us.</li> - Switching from multiple channels to single channel when BURST is enabled. #### Consequences SAADC does not generate the expected events. Execute the following code before changing the channel configuration: ``` volatile uint32_t temp1; volatile uint32_t temp2; volatile uint32_t temp3; temp1 = *(volatile uint32_t *)0x40007640ul; temp2 = *(volatile uint32_t *)0x40007644ul; temp3 = *(volatile uint32_t *)0x40007648ul; *(volatile uint32_t *)0x40007FFCul = 0ul; *(volatile uint32_t *)0x40007FFCul = 1ul; *(volatile uint32_t *)0x40007FFCul = 1ul; *(volatile uint32_t *)0x40007640ul = temp1; *(volatile uint32_t *)0x40007644ul = temp2; *(volatile uint32_t *)0x40007648ul = temp3; ``` After the workaround is executed, the SAADC configuration is reset. Before use all registers must be configured again. ## 3.58 [213] WDT: WDT configuration is cleared when entering system OFF This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### Symptoms WDT configuration has been cleared when device wakes from System OFF. #### **Conditions** Always. #### Consequences WDT does not resume function as expected. #### Workaround Reconfigure WDT after wake-up from System OFF. ## 3.59 [218] NFCT: Frame delay timing is too short after SLP\_REQ This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Reader may not accept the response from the tag. #### **Conditions** The time between SLP\_REQ and ALL\_REQ sent by the Reader is shorter than the time configured in FRAMEDELAYMAX. #### Consequences The protocol timing is violated and a Reader may not accept the response from the tag. #### Workaround Ensure that FRAMEDELAYMAX is set to the default value when the NFCT is in states IDLE or SLEEP\_A. The workaround is included in nRF5 SDK v16.0 ### 3.60 [219] TWIM: I2C timing spec is violated at 400 kHz This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** The low period of the SCL clock is too short to meet the I2C specification at 400 kHz. The actual low period of the SCL clock is 1.25 $\mu$ s while the I2C specification requires the SCL clock to have a minimum low period of 1.3 $\mu$ s. #### **Conditions** Using TWIM at 400 kHz. #### Consequences TWI communication might not work at 400 kHz with I2C compatible devices. #### Workaround If communication does not work at 400 kHz with an I2C compatible device that requires the SCL clock to have a minimum low period of 1.3 $\mu$ s, use 390 kHz instead of 400kHz by writing 0x06200000 to the FREQUENCY register. With this setting, the SCL low period is greater than 1.3 $\mu$ s. ### 3.61 [220] CPU: RAM is not ready when written This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. #### **Symptoms** Memory is not written in the first cycle after wake-up. #### **Conditions** The following consecutive events occur: 1. Either 1 MHz or 32 MHz peripheral clock state changes. - 2. After one to four 16 MHz cycles the DMA channel stops while the CPU is in sleep. - 3. An event or interrupt comes three 64 MHz cycles after the DMA channel stops. #### Consequences The address of the next instruction is not written to the stack. In stack frame, the link register is corrupted. #### Workaround Disable IRQ while using WFE by inserting the following code: ``` SCB->SCR |= SCB_SCR_SEVONPEND_Msk; __disable_irq(); __WFE(); __nop();__nop();__nop();__nop(); __enable_irq(); ``` This workaround is included in SoftDevice 1xx version 8.0 and later. SoftDevice v7.0.1 includes an alternative workaround which does not support FPU being enabled. ### 3.62 [245] RADIO: CRC is wrong when data whitening is enabled and address field is included in CRC calculation This anomaly applies to IC Rev. Engineering C, build codes CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** CRC failures are reported. #### **Conditions** In RX, if data whitening is enabled and the CRC checker is configured to take the address field into CRC calculations. #### Consequences CRC failures are reported though received packet contents are good. ## 3.63 [252] SAADC: Unexpected behavior when TASKS\_CALIBRATEOFFSET is used during sampling This anomaly applies to IC Rev. Engineering C, build codes CHAA-BAO, CIAA-BAO, QFAA-BBO. It was inherited from the previous IC revision Engineering B. #### **Symptoms** The EasyDMA results buffer in RAM has incorrect values. #### **Conditions** TASKS\_CALIBRATEOFFSET is run after TASKS\_START and before EVENTS\_END. #### Consequences Incorrect values are stored in RAM. #### Workaround Run TASKS\_CALIBRATEOFFSET before TASKS\_START or after EVENTS\_END. ### 4 Fixed anomalies The anomalies listed in this table are no longer present in the current chip version. For a detailed description of the fixed anomalies, see the Errata for revision Engineering B. | ID | Module | Description | |----|--------|-----------------------------------------------------------| | 63 | POWER | DC/DC does not automatically switch off in System ON IDLE | | 70 | COMP | Not able to wake CPU from System ON IDLE | | 71 | CLOCK | RCOSC calibration | | 73 | TIMER | Event lost | Table 2: Fixed anomalies